AWG G3 PAD FOR PS3 Specifikace

Procházejte online nebo si stáhněte Specifikace pro Měření, testování a kontrola AWG G3 PAD FOR PS3. AWG G3 PAD FOR PS3 Specifications Uživatelská příručka

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 285
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků

Shrnutí obsahu

Strany 1 - System Reference

System ReferenceSS1

Strany 2

Table of Contents10 System Reference, January 2001

Strany 3 - Scope of the Manual

4 Test Head Filling and DUT Board Considerations Test System Configuration100 System Reference, January 2001Table 19 Function of Utility Pogo Pads (10

Strany 4 - Safety Information

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001101Figure 43 Position and Numbering of Utility

Strany 5

4 Test Head Filling and DUT Board Considerations Test System Configuration102 System Reference, January 2001Figure 44 Possible Positions for EEPROM on

Strany 6 - 3 Hardware Components 37

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001103Table 21 Functional Assignment of EEPROM Pi

Strany 7 - 6 Device PowerSupply 135

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card104 System Reference, January 2001Wafer Prober DUT Board and Pro

Strany 8 - 7 Analog Modules 183

Wafer Prober DUT Board and Probe Card 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001105DUT Board of Wafer ProberSee al

Strany 9 - Index 269

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card106 System Reference, January 2001Figure 46 Schematic Drawing of

Strany 10 - Table of Contents

Wafer Prober DUT Board and Probe Card 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001107 Probe Card-Pogo Pad Assignment

Strany 11 - List Of Figures

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card108 System Reference, January 2001DPS pogo pads The units next t

Strany 12

Wafer Prober DUT Board and Probe Card 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001109input-output pogo pads on thepr

Strany 13

List Of FiguresSystem Reference, January 200111List Of FiguresFigure 1 P- and C-Models of the Agilent93000 SOC Series 18Figure 2 The Agilent 93000 SOC

Strany 14

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card110 System Reference, January 200117th signal lines on the probe

Strany 15 - System Overview

Wafer Prober DUT Board and Probe Card 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001111Table 23 Functional Assignment

Strany 16 - Revision History

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card112 System Reference, January 2001Table 24 Functional Assignment

Strany 17

Wafer Prober DUT Board and Probe Card 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001113The abbreviations of the utili

Strany 18 - System Characterization

4 Test Head Filling and DUT Board Considerations Wafer Prober DUT Board and Probe Card114 System Reference, January 2001Table 25 assigns the number of

Strany 19

System Reference, January 2001 11555 DUT Board Performance ConsiderationsThis chapter provides you with information on:• “Signal Traces” on page 116•

Strany 20 - Technical Highlights

5 DUT Board Performance Considerations Signal Traces116 System Reference, January 2001Signal TracesLanding holes/vias are inside the landing pads. The

Strany 21 - (in support rack)

Signal Traces 5 DUT Board Performance ConsiderationsSystem Reference, January 2001117with higher pin count. Without these dummy pads, the pogo pins of

Strany 22

5 DUT Board Performance Considerations Maintaining Signal Fidelity118 System Reference, January 2001Maintaining Signal FidelityBecause the tester does

Strany 23 - Major Components

Maintaining Signal Fidelity 5 DUT Board Performance ConsiderationsSystem Reference, January 2001119Signal InhomogeneitiesInhomogeneities cause reflect

Strany 24 - (as shown here)

List Of Figures12 System Reference, January 2001Figure 34 Position of Analog and Digital Pad Blocks within Groups 69Figure 35 Group reservation of th

Strany 25 - DUT Interface

5 DUT Board Performance Considerations Correctly Terminating Signal Lines120 System Reference, January 2001Correctly Terminating Signal LinesThe guide

Strany 26 - The Manipulator

Correctly Terminating Signal Lines 5 DUT Board Performance ConsiderationsSystem Reference, January 2001121Terminating Output PinsOutput pins are not a

Strany 27 - ON/OFF Unit

5 DUT Board Performance Considerations Correctly Terminating Signal Lines122 System Reference, January 2001Termination Checklist50 Ohm Environment If

Strany 28 - The Cooling System

Reducing I/O Round-Trip Times 5 DUT Board Performance ConsiderationsSystem Reference, January 2001123Reducing I/O Round-Trip TimesFor bidirectional pi

Strany 29 - The Workstation

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests124 System Reference, January 2001DUT Board Design for Mixed-Signal Test

Strany 30

DUT Board Design for Mixed-Signal Tests 5 DUT Board Performance ConsiderationsSystem Reference, January 2001125• Problems will occur: Ensure that the

Strany 31 - System Startup

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests126 System Reference, January 2001Grounding and Signal ShieldingGroundin

Strany 32 - ON (green)

DUT Board Design for Mixed-Signal Tests 5 DUT Board Performance ConsiderationsSystem Reference, January 2001127Matching the impedance of the signal so

Strany 33

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests128 System Reference, January 2001• Bypass capacitors should include ele

Strany 34 - Running the System Software

DUT Board Design for Mixed-Signal Tests 5 DUT Board Performance ConsiderationsSystem Reference, January 2001129Printed Circuit BoardTo run the same ap

Strany 35

List Of FiguresSystem Reference, January 200113Figure 60 Relation Between Load Capacitance and Voltage Ripple - Range 1m148Figure 61 Relation Between

Strany 36 - Emergency Off

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests130 System Reference, January 2001where Er means the relative dielectric

Strany 37 - Hardware Components

DUT Board Design for Mixed-Signal Tests 5 DUT Board Performance ConsiderationsSystem Reference, January 2001131Figure 53 Sharp CornerIn the above exam

Strany 38 - Tester Electronics

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests132 System Reference, January 2001Figure 55 Signal LinesTo avoid the cro

Strany 39 - 128 pins

DUT Board Design for Mixed-Signal Tests 5 DUT Board Performance ConsiderationsSystem Reference, January 2001133Consider the following measures:• Chang

Strany 40 - DPS Channel 4

5 DUT Board Performance Considerations DUT Board Design for Mixed-Signal Tests134 System Reference, January 2001

Strany 41

System Reference, January 2001 13566 Device PowerSupplyThis chapter provides you with information about the various Power Supplies available for the A

Strany 42 - Channel Board

6 Device PowerSupply General Purpose Power Supply (GPDPS)136 System Reference, January 2001General Purpose Power Supply (GPDPS)This section provides y

Strany 43 - High Precision PMU

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001137To best adapt DPS channels to the appropriate test requireme

Strany 44

6 Device PowerSupply General Purpose Power Supply (GPDPS)138 System Reference, January 2001Important features of the General Purpose Device Power Supp

Strany 45 - Parametric Measurement Units

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001139GPDPS Specifications.The following supply voltage/current ra

Strany 46 - Time for converting a

List Of Figures14 System Reference, January 2001Figure 96 Example for Using Loop Back Route 213Figure 97 Coherent Sampling 217Figure 98 Sampler Block

Strany 47 - High-Precision PMU

6 Device PowerSupply General Purpose Power Supply (GPDPS)140 System Reference, January 2001Figure 58 General Purpose Power Supply: Power DiagramNOTE C

Strany 48

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001141Setting up Performance RangesTo fully exploit the benefits o

Strany 49 - Master Clock System

6 Device PowerSupply General Purpose Power Supply (GPDPS)142 System Reference, January 2001An essential component of the GPDPS is the load capac-itor

Strany 50

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001143Why are Performance Ranges Useful?Performance Ranges guarant

Strany 51

6 Device PowerSupply General Purpose Power Supply (GPDPS)144 System Reference, January 20014. Find out the maximum voltage ripple your DUT can tolerat

Strany 52

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001145– Load C 4µF to < 20µF selects the performance range 2–Lo

Strany 53 - 512-Pin Testhead

6 Device PowerSupply General Purpose Power Supply (GPDPS)146 System Reference, January 2001• load capacitanceBasically, each performance range require

Strany 54 - Analog Clock Domain

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001147The following table helps you to find the appropriate perfor

Strany 55

6 Device PowerSupply General Purpose Power Supply (GPDPS)148 System Reference, January 2001range of 100mA to 400mA, performance range 3 typically for

Strany 56

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001149Figure 61 Relation Between Load Capacitance and Voltage Ripp

Strany 57

System Reference, January 2001 1511 System OverviewThis chapter provides you with information on:• “System Characterization” on page 18• “Major Compon

Strany 58

6 Device PowerSupply General Purpose Power Supply (GPDPS)150 System Reference, January 2001Figure 63 Relation Between Load Capacitance and Voltage Rip

Strany 59 - Overview of Test Heads

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001151If you further increase the load capacitance, the initial vo

Strany 60 - Structure of Card Cages

6 Device PowerSupply General Purpose Power Supply (GPDPS)152 System Reference, January 2001Measurement in Performance Range 2Figure 66 Load regulation

Strany 61 - DUT Board Mechanical

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001153Measurement in Performance Range 4Figure 68 Load regulation

Strany 62 - Overview of DUT Board Options

6 Device PowerSupply General Purpose Power Supply (GPDPS)154 System Reference, January 2001The effect of a high load capacitance in this performance r

Strany 63 - Allocation of Card Cages

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001155Table 29 Bypass Capacitance to Filter Out GPDPS Related Nois

Strany 64

6 Device PowerSupply General Purpose Power Supply (GPDPS)156 System Reference, January 2001If the trigger signal goes from 0V to 5V, Vbump is triggere

Strany 65

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001157Voltage Settling TimesThe voltage settling time is defined b

Strany 66

6 Device PowerSupply General Purpose Power Supply (GPDPS)158 System Reference, January 2001Figure 72 Voltage settling, load capacitance 100µFThis plot

Strany 67 - Pad Blocks

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001159If the load capacitor is too high the DPS channel switches i

Strany 68

1 System Overview Revision History16 System Reference, January 2001Revision HistoryChanges from Revision 1.0 (Aug. 99) to Revision 1.1 (Oct. 99)The Ch

Strany 69 - Testhead

6 Device PowerSupply General Purpose Power Supply (GPDPS)160 System Reference, January 2001The channels of one ganged group have to be in sequence (e.

Strany 70 - Test System Configuration

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001161All Power (Force+) and Ground (Force–) pins and all Sense pi

Strany 71

6 Device PowerSupply General Purpose Power Supply (GPDPS)162 System Reference, January 2001Disconnecting the DPSA connected DPS forces the programmed

Strany 72

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001163Routing DPS LinesEnsure that Power and Ground lines are laid

Strany 73

6 Device PowerSupply General Purpose Power Supply (GPDPS)164 System Reference, January 2001Current and Voltage Measurements with DPSDevice Operation S

Strany 74 - Analog Dominant Configuration

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 20011654. Device stop: Wait time due to transient time of the volta

Strany 75

6 Device PowerSupply General Purpose Power Supply (GPDPS)166 System Reference, January 2001Table 30 Wait time required for measurement path to settle3

Strany 76

General Purpose Power Supply (GPDPS) 6 Device PowerSupplySystem Reference, January 2001167Sample IDDQ Current Settling TimeThe table below shows the s

Strany 77

6 Device PowerSupply High Current Power Supply (HCDPS)168 System Reference, January 2001High Current Power Supply (HCDPS)This section provides you wit

Strany 78 - Overview of Filling

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 2001169Connection to DUT BoardThe HCDPS is connected to the DUT Board

Strany 79 - Digital Fill Order

Revision History 1System OverviewSystem Reference, January 2001 17Changes from Revision 2.2(Jun. 00) to Revision 3.0 (Feb 01)The Chapter7 “Analog Modu

Strany 80 - (under investigation)

6 Device PowerSupply High Current Power Supply (HCDPS)170 System Reference, January 2001Block DiagramThe following figure shows, in principal, the lay

Strany 81 - Analog Fill Order

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 20011712. The multiphase stepdown converterThis converter steps down t

Strany 82

6 Device PowerSupply High Current Power Supply (HCDPS)172 System Reference, January 2001c. Over-temperature ProtectionIt is possible to add a heat or

Strany 83

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 2001173e. Over-current ProtectionThere are two modes to be considered

Strany 84

6 Device PowerSupply High Current Power Supply (HCDPS)174 System Reference, January 20015. Diagnostic CircuitsAs with the General Purpose and High Vol

Strany 85

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 2001175diagnostics. This means, that you cannot run any other tests wh

Strany 86 - DPS-Type Fill Order

6 Device PowerSupply High Current Power Supply (HCDPS)176 System Reference, January 2001HCDPS SpecificationsNote that in contrast to the General Purpo

Strany 87

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 2001177HCDPS Switching Voltages (Vbump)This is described in “Switching

Strany 88 - Pogo Pad Assignment

6 Device PowerSupply High Current Power Supply (HCDPS)178 System Reference, January 2001Current and Voltage MeasurementAs with the General Purpose and

Strany 89 - Analog Pogo Pad Location

High Current Power Supply (HCDPS) 6 Device PowerSupplySystem Reference, January 2001179disconnect is a hardware functionality which is only available

Strany 90

1 System Overview System Characterization18 System Reference, January 2001System CharacterizationThe Agilent 93000 SOC Series offers solutions for tes

Strany 91

6 Device PowerSupply High Current Power Supply (HCDPS)180 System Reference, January 2001Syntax:HSCM {mode}HSCM? {mode}returnsHSCM {mode}Parameters:mod

Strany 92

High Voltage Power Supply (HVDPS) 6 Device PowerSupplySystem Reference, January 2001181High Voltage Power Supply (HVDPS)This section provides you with

Strany 93

6 Device PowerSupply High Voltage Power Supply (HVDPS)182 System Reference, January 2001also the section “Setting up Performance Ranges” on page 141 f

Strany 94

System Reference, January 2001 18377 Analog ModulesTesting of mixed-signal devices requires analog resources for applying highly accurate analog signa

Strany 95 - on Housing

7 Analog Modules Waveform Generators184 System Reference, January 2001Waveform GeneratorsThere are three types of AWGs available as follows:• High Res

Strany 96

Waveform Generators 7 Analog ModulesSystem Reference, January 2001185Figure 79 Analog Waveform GenerationThe AWGs start waveform generation by enterin

Strany 97 - Utility, EEPROM and HPMU

7 Analog Modules Waveform Generators186 System Reference, January 2001The following tables show the key specifications of the AWGs.Specification Value

Strany 98

Waveform Generators 7 Analog ModulesSystem Reference, January 2001187Specification ValuePin counts per mod-ule8 single-ended (4 parallel test) or 4 di

Strany 99

7 Analog Modules Waveform Generators188 System Reference, January 2001Specification ValuePin counts per module8 single-ended (2 parallel test) or 4 di

Strany 100

Waveform Generators 7 Analog ModulesSystem Reference, January 2001189Theory of Operation for High Resolution and High Speed AWGsThis section describes

Strany 101

System Characterization 1 System OverviewSystem Reference, January 200119MACH-D Testing Systems-on-a-Chip (SOC devices) means having the capability an

Strany 102 - for the EEPROM

7 Analog Modules Waveform Generators190 System Reference, January 2001Output MultiplexerThe output multiplexer can make the following connec-tions:• O

Strany 103

Waveform Generators 7 Analog ModulesSystem Reference, January 2001191Figure82 Output Routes (Differential)A single-ended signal or a pair of different

Strany 104 - Probe Card

7 Analog Modules Waveform Generators192 System Reference, January 2001DC RoutesThe output multiplexer can make the route between a pogo pin and the SY

Strany 105 - DUT Board of Wafer Prober

Waveform Generators 7 Analog ModulesSystem Reference, January 2001193Figure84 Loop Back RoutesThe loop back route is designed so that the line impedan

Strany 106

7 Analog Modules Waveform Generators194 System Reference, January 2001AttenuatorThe attenuator adjusts the amplitude of the signal gener-ated by the d

Strany 107 - Seg. = Segment

Waveform Generators 7 Analog ModulesSystem Reference, January 2001195Sequencer and Waveform MemoryThe sequencer controls the output sequence of the wa

Strany 108

7 Analog Modules Waveform Generators196 System Reference, January 2001Theory of Operation for Ultra High Speed AWGThis section describes the theory of

Strany 109

Waveform Generators 7 Analog ModulesSystem Reference, January 2001197one AWG instrument shown as the upper block in the above figure. For one AWG inst

Strany 110

7 Analog Modules Waveform Generators198 System Reference, January 2001To output a pair of differential signals, A+ and A-, or B+ and B- can be used fo

Strany 111

Waveform Generators 7 Analog ModulesSystem Reference, January 2001199DC RoutesThe front-end module can make the route between a pogo pin (including th

Strany 112

2 System Reference, January 2001System ReferenceAgilent 93000 SOC P–Series and C–SeriesAgilent Technologies GmbHSOC Business UnitAgilent Part No. E705

Strany 113 - (Group) No. in

1 System Overview System Characterization20 System Reference, January 2001Technical HighlightsTest Processor-Per-PinArchitectureThe technology require

Strany 114

7 Analog Modules Waveform Generators200 System Reference, January 2001Loop Back RoutesThe front-end module can make the loop back route between A+ and

Strany 115 - Considerations

Waveform Generators 7 Analog ModulesSystem Reference, January 2001201AWG InstrumentThe AWG instrument is installed in the analog support rack. The AWG

Strany 116 - Signal Traces

7 Analog Modules Waveform Generators202 System Reference, January 2001Clock OscillatorThe clock oscillator generates the conversion clock and provides

Strany 117 - Keep-out Areas

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001203Waveform DigitizersThere are two types of waveform digitizers available as follow

Strany 118 - Maintaining Signal Fidelity

7 Analog Modules Waveform Digitizers204 System Reference, January 2001When the digitizer starts, no initial discard points are stored. The digitizer s

Strany 119 - Signal Inhomogeneities

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001205To achieve coherent sampling, the measured signals should be periodic and you nee

Strany 120 - Correctly Terminating Signal

7 Analog Modules Waveform Digitizers206 System Reference, January 2001The following tables show the key specifications of the waveform digitizers.Spec

Strany 121 - Terminating Output Pins

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001207Specification ValuePin counts per module8 single-ended or 4 differentialResolutio

Strany 122 - Termination Checklist

7 Analog Modules Waveform Digitizers208 System Reference, January 2001Theory of OperationThis section describes the theory of operation for digi-tizer

Strany 123 - Reducing I/O Round-Trip Times

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001209Input MultiplexerThe input multiplexer can make the following connec-tions:•Input

Strany 124 - Signal Tests

System Characterization 1 System OverviewSystem Reference, January 200121Figure 4 SOC System IntegrationIn order to achieve this high level of integra

Strany 125

7 Analog Modules Waveform Digitizers210 System Reference, January 2001Figure 93 Input Resistanceinputres2High Resolution Digitizer 1 Mohm

Strany 126 - Digital Ground

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001211DC RoutesThe input multiplexer can make the route between a pogo pin and the SYNC

Strany 127

7 Analog Modules Waveform Digitizers212 System Reference, January 2001Loop Back RoutesThe input multiplexer can make the loop back route between any p

Strany 128

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001213lution digitizer for another test item for the Aout pin. When K1 and K3 are close

Strany 129 - Printed Circuit Board

7 Analog Modules Waveform Digitizers214 System Reference, January 2001Input AmplifierThe input amplifier determines the input voltage range. Any input

Strany 130

Waveform Digitizers 7 Analog ModulesSystem Reference, January 2001215Sequencer and Waveform MemoryThe sequencer controls storage of digitized data int

Strany 131 - Rounded Corner

7 Analog Modules Sampler216 System Reference, January 2001SamplerThere is one type of sampler available as follows:• Dual High Speed Sampler (1 GHz 12

Strany 132

Sampler 7 Analog ModulesSystem Reference, January 2001217In the sampler, the sampling period (T) is slightly different (∆t) from a multiple of the sig

Strany 133

7 Analog Modules Sampler218 System Reference, January 2001You can observe or analyze the captured waveform data with the software interface, Mixed-Sig

Strany 134

Sampler 7 Analog ModulesSystem Reference, January 2001219Theory of OperationThis section describes the theory of operation for a sampler. The followin

Strany 135 - Device PowerSupply

1 System Overview System Characterization22 System Reference, January 2001• Maximum of 8 DPS boards (960 pins testhead) containing 4 DPS channels each

Strany 136 - General Purpose Power Supply

7 Analog Modules Sampler220 System Reference, January 2001waveform memory are shared between two channels. The SYNC CLK and SYNC DATA pins are also sh

Strany 137

Sampler 7 Analog ModulesSystem Reference, January 2001221DC RoutesThe input multiplexer can make the route between a pogo pin and the SYNC CLK pin. Th

Strany 138 - Ganged GPDPS Channels

7 Analog Modules Sampler222 System Reference, January 2001Loop Back RoutesThe input multiplexer can make the loop back route between adjacent pogo pin

Strany 139 - GPDPS Specifications

Sampler 7 Analog ModulesSystem Reference, January 2001223Sampler UnitThe sampler unit periodically samples the high speed input signal and holds it un

Strany 140 - Supply Current

7 Analog Modules Sampler224 System Reference, January 2001The timing generator contains the delay counter and delay vernier. By using them, the timing

Strany 141 - Setting up Performance Ranges

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001225Time Interval AnalyzerThere is one type of TIA available as follows: • High pe

Strany 142

7 Analog Modules Time Interval Analyzer226 System Reference, January 2001Figure 101 TIA Measurement FunctionsThe TIA can measure intervals with the sp

Strany 143

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001227• Period/Frequency MeasurementThis mode is used to measure the period or frequ

Strany 144

7 Analog Modules Time Interval Analyzer228 System Reference, January 2001• Pulse Width MeasurementThis mode is used to measure the negative or positiv

Strany 145

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001229• Propagation Delay MeasurementThis mode is used to measure the time differenc

Strany 146

Major Components 1 System OverviewSystem Reference, January 200123Major ComponentsThe Agilent 93000 SOC Series test system consists of• Testhead with

Strany 147

7 Analog Modules Time Interval Analyzer230 System Reference, January 2001• Auto Trigger modeThis mode uses the edge of the input signal to channel 1 o

Strany 148

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001231detection on channel 1, the edges on channel 2 are ignored. Thus, the measurem

Strany 149

7 Analog Modules Time Interval Analyzer232 System Reference, January 2001For a periodic signal, the jitter test has to measure multiple periods that a

Strany 150

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001233The following example shows the relationship of TrigDe-layCntStart, TrigDelayC

Strany 151 - 0 –> 20 mA

7 Analog Modules Time Interval Analyzer234 System Reference, January 2001Max. input frequency 960 MHz (Signal input 50 ohm)(Characteristics)Input volt

Strany 152

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001235The following tables show the key specifications of the General Purpose TIA. S

Strany 153

7 Analog Modules Time Interval Analyzer236 System Reference, January 2001Theory of OperationThis section describes the theory of operation for the TIA

Strany 154 - Decoupling Recommendations

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001237The front-end module has seven signal input pins and two trigger input pins. T

Strany 155

7 Analog Modules Time Interval Analyzer238 System Reference, January 2001The front-end module consists of the following three kinds of blocks: • Input

Strany 156

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001239• Determines the input impedance. You can select 10 kohm or 50 ohm as the inpu

Strany 157 - Voltage Settling Times

1 System Overview Major Components24 System Reference, January 2001Figure 6 SOC Series Model with 448 Pins TestheadThe TestheadThe testhead is the hea

Strany 158 - DPS channel switching into

7 Analog Modules Time Interval Analyzer240 System Reference, January 2001• Routes one or two input pins among seven input pins to the TIA instrument.

Strany 159 - Ganging GPDPS Channels

Time Interval Analyzer 7 Analog ModulesSystem Reference, January 2001241Figure111 TIA Instrument Block DiagramThe TIA instrument has two signal inputs

Strany 160

7 Analog Modules Synchronization242 System Reference, January 2001SynchronizationThis section provides the following information for synchronizing bet

Strany 161

Synchronization 7 Analog ModulesSystem Reference, January 2001243Table 44 Trigger-to-Signal Delay, Accuracy, and UncertaintyWhere, “1 master clock per

Strany 162 - Disconnecting the DPS

7 Analog Modules Synchronization244 System Reference, January 2001Figure 112 Start Timing of Analog Module after Receiving TriggerIf a test requires h

Strany 163 - Routing DPS Lines

Synchronization 7 Analog ModulesSystem Reference, January 2001245Trigger Line Length and SignalLine LengthIn addition, there are two kinds of signal d

Strany 164 - Device Operation Sequence

7 Analog Modules Synchronization246 System Reference, January 2001Figure 114 Timing Chart and Delay FactorThe above timing chart is an example of anal

Strany 165

Synchronization 7 Analog ModulesSystem Reference, January 2001247to consider only trigger-to-signal delay. For the second level, your application need

Strany 166

7 Analog Modules Synchronization248 System Reference, January 2001Synchronization TriggerThe analog module has two pins dedicated for trigger input. O

Strany 167

Synchronization 7 Analog ModulesSystem Reference, January 2001249Adjusting Synchronization TimingConsidering Trigger-to-Signal Delay OnlyIf the trigge

Strany 168 - High Current Power Supply

Major Components 1 System OverviewSystem Reference, January 200125Figure 7 Agilent 93000 SOC Series TestheadFor detailed information on the tester ele

Strany 169 - Connection to DUT Board

7 Analog Modules Synchronization250 System Reference, January 2001Considering Trigger-to-Signal Delay, Trigger Line, and Signal LineIf you cannot igno

Strany 170 - Block Diagram

Synchronization 7 Analog ModulesSystem Reference, January 2001251Adjusting Timing at Pogo Pin of Analog Module The following is the timing chart for m

Strany 171

7 Analog Modules Synchronization252 System Reference, January 2001Adjusting Timing at DUT PinAssuming the DUT pin as the reference point of timing, yo

Strany 172

Synchronization 7 Analog ModulesSystem Reference, January 2001253For a digitizer or sampler, you have to move the trigger signal edge backward by the

Strany 173

7 Analog Modules Synchronization254 System Reference, January 2001Synchronization Uncertainty For high speed mixed-signal applications, the key is to

Strany 174

Synchronization 7 Analog ModulesSystem Reference, January 2001255The following describes the details of how to remove the synchronization uncertainty

Strany 175

7 Analog Modules Synchronization256 System Reference, January 2001Figure 120 Trigger Signal Edge Placement when TRGL Is Set to Trigger Line Length m•

Strany 176 - HCDPS Specifications

Synchronization 7 Analog ModulesSystem Reference, January 2001257Figure 121 Trigger Signal Edge Placement when TRGL Is Set to ZeroIn addition, to comp

Strany 177 - Routing HCDPS Lines

7 Analog Modules Synchronization258 System Reference, January 2001The following timing chart is for when the value of TRGL is set to the trigger line

Strany 178

Synchronization 7 Analog ModulesSystem Reference, January 2001259The following timing chart is for when the TRGL value is set to zero. Figure 123 Trig

Strany 179

1 System Overview Major Components26 System Reference, January 2001Cooling The testhead is water cooled. It receives its supply of cooling water from

Strany 180

7 Analog Modules Synchronization260 System Reference, January 2001Master Trigger FunctionWhen performing tests using multiple channels of high speed a

Strany 181 - HVDPS General Description

Synchronization 7 Analog ModulesSystem Reference, January 2001261Figure124 “Master-Slave” Internal ConnectionsYou can define any module in the loop of

Strany 182 - HVDPS Specifications

7 Analog Modules Synchronization262 System Reference, January 2001Figure 125 Examples of Definition of Master/Slave ModulesOne master module can suppo

Strany 183 - Analog Modules

Synchronization 7 Analog ModulesSystem Reference, January 2001263control the trigger-to-signal delay for the master and slaves to the same time. Hence

Strany 184 - Waveform Generators

7 Analog Modules Synchronization264 System Reference, January 2001

Strany 185 - Output Order

Test Setup, January 2001 265Appendices

Strany 186

266 Test Setup, January 2001

Strany 187

System Reference, January 2001 267AA XICOR EEPROM SummaryOn the next page you find the XICOR X24C04 EEPROM summary supplied by XICOR. This same summar

Strany 188

REV 1.1 7/12/00 Characteristics subject to change without notice. 1 of 13 www.xicor.com Recommended System Management Alternative: X4043 NOT REC

Strany 189 - High Speed AWGs

X24C04 Characteristics subject to change without notice. 2 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS PIN DESCRIPTIONSSer

Strany 190 - Output Multiplexer

Major Components 1 System OverviewSystem Reference, January 200127The Support RackThe support rack is attached to the manipulator. The support rack is

Strany 191 - SYNC DATA

X24C04 Characteristics subject to change without notice. 3 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS Stop Condition All

Strany 192

X24C04 Characteristics subject to change without notice. 4 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS Figure 3. Acknowled

Strany 193 - Output Amplifier

X24C04 Characteristics subject to change without notice. 5 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS Figure 5. Byte Writ

Strany 194 - Timing Generator

X24C04 Characteristics subject to change without notice. 6 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS Flow 1. ACK Polling

Strany 195 - Sequencer and Waveform Memory

X24C04 Characteristics subject to change without notice. 7 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS Figure 8. Random Re

Strany 196 - Front-end Module

X24C04 Characteristics subject to change without notice. 8 of 13REV 1.1 7/12/00 www.xicor.com NOT RECOMMENDEDFOR NEW DESIGNS ABSOLUTE MAXIMUM RA

Strany 197 - Attenuator/

X24C04Characteristics subject to change without notice. 9 of 13REV 1.1 7/12/00www.xicor.comNOT RECOMMENDEDFOR NEW DESIGNSA.C. CONDITIONS OF TEST E

Strany 198

X24C04Characteristics subject to change without notice. 10 of 13REV 1.1 7/12/00www.xicor.comNOT RECOMMENDEDFOR NEW DESIGNSBus TimingWrite Cycle Li

Strany 199

X24C04Characteristics subject to change without notice. 11 of 13REV 1.1 7/12/00www.xicor.comNOT RECOMMENDEDFOR NEW DESIGNSGuidelines for Calculati

Strany 200

X24C04Characteristics subject to change without notice. 12 of 13REV 1.1 7/12/00www.xicor.comNOT RECOMMENDEDFOR NEW DESIGNSPACKAGING INFORMATION0.1

Strany 201 - AWG Instrument

1 System Overview Major Components28 System Reference, January 2001Primary Power Box The primary power box inside the support rack contains the connec

Strany 202

NOT RECOMMENDEDFOR NEW DESIGNSX24C04Characteristics subject to change without notice. 13 of 13LIMITED WARRANTYDevices sold by Xicor, Inc. are cove

Strany 204 - Initial Discard

IndexSystem Reference, January 2001269Index#128 pins modules 3850 Ohm impedance 118AAC/DC Converters 28Active load 122Adjusting synchronization timing

Strany 205 - Synchronization

Index270 System Reference, January 2001FF330 style DUT board 63filling algorithmanalog dominant configuration1024 pin test head 77512 pin test head 75

Strany 206

IndexSystem Reference, January 2001271MManipulator 26Master clock 49Available sources 55Distribution 51Master Clock Generator 43Master trigger functio

Strany 207

Index272 System Reference, January 2001Voltage clamp 122Voltage measurement 178WWarning lamps 33Waveform Digitizer 203Functions 203Specifications 203W

Strany 208

Major Components 1 System OverviewSystem Reference, January 200129In order to adapt to various environments, Agilent Tech-nologies offers two differen

Strany 209 - Input Multiplexer

System Reference, January 2001 3PrefaceObjectives of this ManualThe manual provides information about the properties of the specific test system hardw

Strany 210 - Figure 93 Input Resistance

1 System Overview Major Components30 System Reference, January 2001During test program execution, upload and download are typically not necessary, sin

Strany 211

System Reference, January 2001 3122 System StartupThis chapter provides you with information on:• “Switching the Tester On” on page 32• “Running the S

Strany 212

2 System Startup Switching the Tester On32 System Reference, January 2001Switching the Tester OnThe ON/OFF Unit is integrated in the front panel of th

Strany 213

Switching the Tester On 2 System StartupSystem Reference, January 200133Figure 13 ON ButtonGreen flashing (slow): The system starts cooling and connec

Strany 214 - Analog-to-Digital Converter

2 System Startup Running the System Software34 System Reference, January 2001Running the System SoftwareTo start the SmarTest software, at the HP work

Strany 215

Switching the Tester Off 2 System StartupSystem Reference, January 200135Switching the Tester OffTo switch off the Agilent 93000 SOC Series test syste

Strany 216 - Sampler Overview

2 System Startup Switching the Tester Off36 System Reference, January 2001Emergency OffIn case of emergency:Press the red Emergency OFF button on the

Strany 217

System Reference, January 2001 3733 Hardware ComponentsThis chapter provides you with information on:• “Tester Electronics” on page 38• “Parametric Me

Strany 218

3 Hardware Components Tester Electronics38 System Reference, January 2001Tester ElectronicsThe complete tester electronics for up to 512 DUT pins (512

Strany 219 - Theory of Operation

Tester Electronics 3 Hardware ComponentsSystem Reference, January 200139Figure 16 Tester Electronics Inside a 512 Pins Testhead128 pinsmodu le

Strany 220

Preface4 System Reference, January 2001Safety InformationThe following general safety precautions must be observed during all phases of operation, ser

Strany 221 - DC offset

3 Hardware Components Tester Electronics40 System Reference, January 2001Components Inside a 128 Pins ModuleDevice Power Supply The device power suppl

Strany 222

Tester Electronics 3 Hardware ComponentsSystem Reference, January 200141Channel Boards 4 resp. 8 channels are grouped on one channel module. Each test

Strany 223

3 Hardware Components Tester Electronics42 System Reference, January 2001The figure below depicts the pin electronics on a channel board.Figure 19 Cha

Strany 224

Tester Electronics 3 Hardware ComponentsSystem Reference, January 200143Clock Board The Clock Board provides the following resources shared by the dig

Strany 225 - Time Interval Analyzer

3 Hardware Components Tester Electronics44 System Reference, January 2001Analog Modules For precision mixed-signal testing, Agilent 93000 can have the

Strany 226 - Dual Channel

Parametric Measurement Units 3 Hardware ComponentsSystem Reference, January 200145Parametric Measurement UnitsThe SOC Series is equipped with two type

Strany 227

3 Hardware Components Parametric Measurement Units46 System Reference, January 2001The figure below shows the settling time of the parallel Pin PMU me

Strany 228 - PW+(PW )

Parametric Measurement Units 3 Hardware ComponentsSystem Reference, January 200147High-Precision PMUFor high-precision value measurements, the SOC Ser

Strany 229 - PD++ (PD +, PD+ ,PD )

3 Hardware Components Parametric Measurement Units48 System Reference, January 2001Table 2 HPPMU Connections, SOC 512 DUT I/FTable 3 HPPMU Connections

Strany 230

Master Clock System 3 Hardware ComponentsSystem Reference, January 200149Master Clock SystemThe master clock is the timing reference for all timings,

Strany 231

Table of ContentsSystem Reference, January 20015Table of ContentsPreface 3Objectives of this Manual 3Audience 3Scope of the Manual 3Safety Information

Strany 232

3 Hardware Components Master Clock System50 System Reference, January 2001In each clock domain, you can select a master clock source from the internal

Strany 233 - TIA Key Specifications

Master Clock System 3 Hardware ComponentsSystem Reference, January 200151For the master clock generator on the clock board,Note that there are some re

Strany 234

3 Hardware Components Master Clock System52 System Reference, January 2001All master clock sources are phase-locked on the distrib-uted 10 MHz referen

Strany 235

Master Clock System 3 Hardware ComponentsSystem Reference, January 200153Figure25 Master Clock Distribution on 512-Pin TestheadClock BoardDigital Boar

Strany 236

3 Hardware Components Master Clock System54 System Reference, January 2001Figure 26 Master Clock Distribution on 1024-Pin TestheadClock BoardDigital B

Strany 237

Master Clock System 3 Hardware ComponentsSystem Reference, January 200155Available Master ClockSourcesAvailable master clock sources for tester hardwa

Strany 238 - Input Block

3 Hardware Components Master Clock System56 System Reference, January 2001

Strany 239

System Reference, January 2001 5744 Test Head Filling and DUT Board ConsiderationsThis chapter covers the DUT board structure and how to equip the tes

Strany 240 - TIA Instrument

4 Test Head Filling and DUT Board Considerations58 System Reference, January 2001Web Address of the DUT BoardDesign GuideTogether with the Drawings a

Strany 241

Overview of Test Heads 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200159Overview of Test HeadsThe Agilent 93000 SOC Ser

Strany 242

Table of Contents6 System Reference, January 2001The Workstation 292 System Startup 31Switching the Tester On 32Switching Procedure 32Warning Lamps 33

Strany 243 - ± the fixed

4 Test Head Filling and DUT Board Considerations Overview of Test Heads60 System Reference, January 2001Structure of Card CagesFigure 28 illustrates t

Strany 244 - @Analog module pin

DUT Board Mechanical Considerations 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200161DUT Board Mechanical Consideration

Strany 245

4 Test Head Filling and DUT Board Considerations DUT Board Mechanical Considerations62 System Reference, January 2001Instead of •a packaged parts DUT

Strany 246

DUT Board Mechanical Considerations 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200163Figure 30 DUT board options depend

Strany 247

4 Test Head Filling and DUT Board Considerations DUT Board Mechanical Considerations64 System Reference, January 2001Allocation on the 512 pin DUT Boa

Strany 248 - Synchronization Trigger

DUT Board Mechanical Considerations 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200165Allocation on the 1024 pin DUT Boa

Strany 249 - Trigger edge setting

4 Test Head Filling and DUT Board Considerations DUT Board Mechanical Considerations66 System Reference, January 2001Possible 256 pin DUT boards for e

Strany 250 - Trigger Line, and Signal Line

DUT Board Mechanical Considerations 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200167Make sure that your 256 pin DUT bo

Strany 251

4 Test Head Filling and DUT Board Considerations DUT Board Mechanical Considerations68 System Reference, January 2001column is currently not in use fo

Strany 252

DUT Board Mechanical Considerations 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200169Figure 34 Position of Analog and D

Strany 253

Table of ContentsSystem Reference, January 20017DUT Board of Wafer Prober 105 Probe Card-Pogo Pad Assignment 1075 DUT Board Performance Considerations

Strany 254 - Synchronization Uncertainty

4 Test Head Filling and DUT Board Considerations Test System Configuration70 System Reference, January 2001Test System ConfigurationThere are two type

Strany 255

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200171Digital Dominant ConfigurationThe first part

Strany 256

4 Test Head Filling and DUT Board Considerations Test System Configuration72 System Reference, January 2001There is a filling algorithm for filling th

Strany 257

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200173Figure36 Group reservation of the digital do

Strany 258 - Tester Period

4 Test Head Filling and DUT Board Considerations Test System Configuration74 System Reference, January 2001This system configuration has a maximum ana

Strany 259

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200175The unshaded (white) groups in Figure 37 can

Strany 260 - Master Trigger Function

4 Test Head Filling and DUT Board Considerations Test System Configuration76 System Reference, January 20012. The reservation of groups of the analog

Strany 261 - Master-Slave”

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200177There is a filling algorithm for filling the

Strany 262

4 Test Head Filling and DUT Board Considerations Test System Configuration78 System Reference, January 2001Overview of FillingThe card cage filling op

Strany 263

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200179single group will be supported. NOTE that on

Strany 264

Table of Contents8 System Reference, January 2001Current and Voltage Measurements with DPS 164High Current Power Supply (HCDPS) 168HCDPS General Descr

Strany 265 - Appendices

4 Test Head Filling and DUT Board Considerations Test System Configuration80 System Reference, January 2001List of Analog InstrumentsIn Table 5, the a

Strany 266 - 266 Test Setup, January 2001

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200181Analog Fill OrderThe order of analog filling

Strany 267 - XICOR EEPROM Summary

4 Test Head Filling and DUT Board Considerations Test System Configuration82 System Reference, January 2001The fill order of the cages is marked above

Strany 268 - FOR NEW DESIGNS

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200183Table 6 Analog Instruments, Count and Fillin

Strany 269

4 Test Head Filling and DUT Board Considerations Test System Configuration84 System Reference, January 2001Figure 41 Fill Order of Analog Instruments

Strany 270

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200185optional TIAs on top ( marked “slot b” in th

Strany 271

4 Test Head Filling and DUT Board Considerations Test System Configuration86 System Reference, January 2001DPS-Type Fill OrderAs illustrated in Figure

Strany 272

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200187A DPS block each requires a DPS card in the

Strany 273

4 Test Head Filling and DUT Board Considerations Test System Configuration88 System Reference, January 2001Table 9 DPS-Types Sub-Sequent Filling Allgo

Strany 274

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200189Analog Pogo Pad LocationThe pogo pads for th

Strany 275

Table of ContentsSystem Reference, January 20019Adjusting Synchronization Timing 249Considering Trigger-to-Signal Delay, Trigger Line, and Signal Line

Strany 276

4 Test Head Filling and DUT Board Considerations Test System Configuration90 System Reference, January 2001(For deeper insight in the mode of operatio

Strany 277

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 2001912 The pogo pin assignment for the Digitizers

Strany 278

4 Test Head Filling and DUT Board Considerations Test System Configuration92 System Reference, January 2001According to drawingsD-E6980-96540-1S24D(51

Strany 279

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200193DPS Pogo Pad Functional AssignmentExplanatio

Strany 280

4 Test Head Filling and DUT Board Considerations Test System Configuration94 System Reference, January 2001GPDPS and HVDPS, FunctionalAssignment of Po

Strany 281

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200195There are always three power pads ganged in

Strany 282

4 Test Head Filling and DUT Board Considerations Test System Configuration96 System Reference, January 2001therefore there are fewer pogo pads in the

Strany 283

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200197Utility, EEPROM and HPMUAccording to drawing

Strany 284

4 Test Head Filling and DUT Board Considerations Test System Configuration98 System Reference, January 2001• DSC states when the DUT board is Disconne

Strany 285

Test System Configuration 4 Test Head Filling and DUT Board ConsiderationsSystem Reference, January 200199Table 17 Function of Utility Pogo Pads (512

Komentáře k této Příručce

Žádné komentáře